http://chineseinput.net/에서 pinyin(병음)방식으로 중국어를 변환할 수 있습니다.
변환된 중국어를 복사하여 사용하시면 됩니다.
FAULT MODELING AND SIMULATION FOR VLSI CIRCUITS
Kang, Min Sup,Iwashita, Hiroaki,Deguchi, Hiroshi,Shirakawa, Isao 대한전자공학회 1989 ICVC : International Conference on VLSI and CAD Vol.1 No.1
An approach to a new transistor fault modeling and simulation for VLSI circuits are described. Our approach is mainly on how to derive an equivalent gate level logic circuit by using the worst-case behavior of the transistor circuit. Two types of faults are considered the conventional stuck-at faults on input/output lines and the transistor stuck faults in MOS transistors. Our fault simulator can be used to simulate both good and faulty gates at the gate level and the transistor level including MOS/CMOS transmission gates, tristate gates, and BUS logic. On the basis of the proposed fault model, test generation and fault simulation procedures are described, and a number of experimental results are also shown.